Warning: session_start(): open(/var/cpanel/php/sessions/ea-php56/sess_81d518a0bb8a77cb1bc39bbaaf3d940e, O_RDWR) failed: No such file or directory (2) in /home/snscourseware/public_html/ct.snscourseware.org/syllabus.php on line 2

Warning: session_start(): Failed to read session data: files (path: /var/cpanel/php/sessions/ea-php56) in /home/snscourseware/public_html/ct.snscourseware.org/syllabus.php on line 2
Connected successfully
Warning: Undefined variable $hostname in /home/snscourseware/public_html/ct.snscourseware.org/syllabus.php on line 18
Syllabus || SNS Courseware
Subject Details
Dept     : ECE
Sem      : 3
Regul    : 2023
Faculty : K.Suriya
phone  : NIL
E-mail  : suriya.k.ece@snsct.org
259
Page views
18
Files
2
Videos
2
R.Links

Icon
Syllabus

UNIT
1
BOOLEAN THEOREMS AND LOGIC REDUCTION

THEORY Number systems - Basic Theorems and Properties of Boolean Algebra - Minimization of Boolean expressions- Minterm – Maxterm - Sum of Products (SOP) – Product of Sums (POS) – Karnaugh map Minimization, completely and incompletely specified functions Quine- Mc Cluskey method, Logic Gates, Implementation of Boolean expressions using universal gates. PRACTICAL 1. Verification of Logic Gates. 2. Design and implementation of Boolean logic functions using universal gates. 3. Implementation of binary adder and subtractor using logic gates.

UNIT
2
COMBINATIONAL CIRCUITS

THEORY Design procedure –Adder –Subtractor – Multiplexer - Demultiplexer – decoder - encoder – code converters: Binary to Gray, Gray to binary, BCD to Excess 3, Excess 3 to BCD – Magnitude Comparator - Parity Generator/Checker,. Case study: Digital trans-receiver / 8 bit Arithmetic and logic unit, Seven Segment display decoder PRACTICAL 1. Design and implementation of code converters using logic gates. 2. Design and implementation of multiplexer/demultiplexer using logic gates. 3. Design and implementation of Parity Generator/Checker using logic gates.

UNIT
3
SEQUENTIAL CIRCUITS

THEORY Latches – Fundamentals of SR, JK, T, D and Master/Slave FF: Operation and excitation tables, Analysis and design of clocked sequential circuits –Finite State Machines - Moore/Mealy models, state minimization, state assignment. Hazards, Essential Hazards, Design of Hazard free circuits. PRACTICAL 1. Implementation of T flip-flop using JK flip-flop 2. Implementation of JK flip-flop using SR flip-flop

UNIT
4
SHIFT REGISTERS AND COUNTERS

THEORY Registers: Shift registers – SISO,SIPO,PISO,PIPO, Universal shift register. Counters: Ripple counters - Synchronous counters - up/down counter - Modulo–n counter- Decade counters - Ring counters. PRACTICAL 1. Implementation of shift registers using Flip- flops. 2. Design and implementation of synchronous counter. 3. Design and implementation of Ring counter.

UNIT
5
PROGRAMMABLE LOGIC DEVICES AND DIGITAL LOGIC FAMILIES

THEORY Programmable Logic Devices: PROM,Programmable Logic Array (PLA), Programmable Array Logic (PAL), Implementation of combinational logic using PROM, PLA and PAL Digital logic families: TTL, ECL and CMOS - Implementation of combinational circuits using Verilog Hardware Description Language. PRACTICAL 1. Simulation of adder/subtractor using Verilog Hardware Description Language. 2. Simulation of shift register using Verilog Hardware Description Language.

Reference Book:

1 Charles H. Roth, Jr., Fundamentals of Logic Design, 2014, 7th Edition Reprint, Brooks/Cole, Pacific Grove, US. 2 Roger Tokheim and Patrick Hoppe, “Digital Electronics: Principles and Applications”, 9th Edition, Mc Graw Hill publications, 2022. 3 A.Anand Kumar, “Fundamentals of Digital Circuits”, 4th Edition, PHI Learning Private Limited, 2016.

Text Book:

1 M. Morris Mano and Michael D. Ciletti, “Digital Design”, 6th Edition, Pearson, 2018. 2. Thomas L.Floyd, Digital Fundamentals, Prentice Hall, 11th Edition, 2017